|
||||||||||
Synopsys Introduces New Logic BIST Capability to Significantly Reduce Test CostSocBIST Delivers Identical Fault Coverage with 10 Times Reduction in Test Time and 400 Times Reduction in Data Volume Compared to Full Scan MOUNTAIN VIEW, Calif., September 30, 2002 - Synopsys, Inc. (Nasdaq:SNPS), the technology leader for complex integrated circuit (IC) design, today announced its entry into the logic BIST market with DFT Compiler™ SoCBIST offering deterministic logic BIST capabilities. Compared to full scan, SoCBIST provides designers significant savings in test cost by reducing test time and data volume, while deterministically retaining scan's very high fault coverage. It is transparently integrated within Synopsys physical synthesis flows, thereby ensuring designers that design-for-test (DFT) closure and timing closure are always achieved. "NVIDIA has long recognized the limitations of traditional test methodologies as applied to high volume products with the performance levels and device sophistication of our graphic and platform processors," said Chris Malachowsky, co-founder and vice president of hardware engineering at NVIDIA Corporation. "Our adoption of Synopsys' SoCBIST overcomes these limitations allowing us to improve test coverage while simultaneously reducing the cost of test. Our first application of this technology was on a 20 million gate device. The results have exceeded our expectations, showing off both the capability and maturity of this innovative new DFT platform." "We have seen excellent test data volume and tester time reduction with Synopsys' SoCBIST - from RTL synthesis to gate-level diagnostics - and are very satisfied," said Seiichi Nishio, senior manager, System LSI Design Division, Semiconductor Company, Toshiba Corporation."SoCBIST is a straightforward extension of the Synopsys DFT Compiler™ and TetraMAX® ATPG design flows we use. We will use SoCBIST in upcoming ASSP products and intend to deploy SoCBIST within Toshiba design teams." To meet strict product quality mandates without increasing the cost of design and test, designers need a DFT solution that provides predictable high fault coverage, requires minimal automatic test equipment (ATE) usage, and does not impact the overall design flow. Synopsys' SoCBIST meets these requirements, reducing tester time by more than 10 times and reducing data volume by 100 to 400 times compared to traditional scan. Additionally, SoCBIST needs 20 or fewer ATE pins and requires less than 1 percent of the vector memory required by a full scan approach. SoCBIST is transparently integrated within the Synopsys Design Compiler™ and Physical Compiler™ flows. It is an extension of Synopsys' unique 1-pass test synthesis flow, which enables designers to use SoCBIST directly within the physical synthesis environment. This eliminates costly iterations between design synthesis and test implementation and enables IC designers to achieve timing and DFT closure simultaneously. In addition, SoCBIST provides comprehensive and easy-to-use design rule checking and validation features, as well as powerful BIST integration, verification, diagnostic and debug tools. "Our customers are faced with the conflicting demands of producing the highest quality products while reducing their overall test cost, and they are looking to us for a solution," said Antun Domic, vice president and general manager of Synopsys' Nanometer Analysis and Test business unit. "Since SoCBIST is integrated within the industry-standard Synopsys synthesis flow, we enable our customers to preserve their existing investments in design and test automation tools and still achieve higher quality results at a lower cost." Pricing and Availability Synopsys Test Automation Solution Synopsys, the Synopsys logo and TetraMAX are registered trademarks and DFT Compiler, Design Compiler, and Physical Compiler are trademarks of Synopsys, Inc. All other company or product names are the registered trademarks or trademarks of their respective owners.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |