|
||||||||||
Agere Systems Provides Atrenta's SpyGlass to Customers for Comprehensive ASIC HandoffPredictive analysis reduces time to silicon SAN JOSE, Calif. and ALLENTOWN, Pa.-- Nov 19, 2002 -- Atrenta™ Inc, the Predictive Analysis Company, and Agere Systems (NYSE: AGR.A, AGR.B), the No. 2 worldwide ASIC provider, announced today that Agere has selected Atrenta's SpyGlass®, the industry's only predictive analyzer, as their application specific integrated circuit (ASIC) handoff tool. SpyGlass analyzes gate-level netlists for design rule violations, allowing Agere's ASIC customers to identify potential design issues before handoff to Agere for final design and manufacturing. SpyGlass has a robust set of capabilities that allows ASIC providers like Agere to deliver advanced design rules and analyses to their customers who require innovative design technologies for their complex product development. Agere will provide SpyGlass software to its customers through a flexible web-based delivery method. "Agere is providing Atrenta's SpyGlass as part of the comprehensive suite of industry-leading design tools our customers require to help enable faster time to market at lower cost," said Cindy Genther, marketing director for Agere's ASIC business. "More than any other ASIC provider, we are focused on providing the highest level of service-centered operations to our customers, and this tool is another one of those differentiating ASIC services Agere provides." Agere chose SpyGlass because it offered a comprehensive solution upon which advanced design audits can be developed. By enhancing SpyGlass with Agere's internally developed design audit and handoff tools, Agere can offer a more robust process to help ensure first-pass success. "SpyGlass provides a new level of analysis for our customers making it faster and easier to achieve handoff," Genther said. "Agere's strategy is to utilize the very best commercially available tools as a platform on which leading edge methodologies and solutions are built. Use of SpyGlass by our customers reduces our risk and non-recurring engineering charges in implementing the ASIC because it ensures Agere-process compliance." SpyGlass supports industry standard file formats like Verilog, VHDL, and Synopsys Liberty, all of which meet Agere's requirements and those of their customers. For custom rule development, SpyGlass interfaces with C and PERL development languages to allow Agere to develop their library-specific rule deck. The C interface provides development of complex memory and compute intensive audits, while ensuring a fast runtime. SpyGlass provides in-depth analysis of Verilog and VHDL register transfer level (RTL) early in the design process. Agere has extended the capability of Spyglass by providing Agere specific rules for analyzing gate-level netlists for design rule violations in such areas as overloaded drivers, undesired clock interactions, electro migration violations, and intellectual property (IP)-specific errors. "Atrenta is pleased to offer the industry's only predictive analysis platform to Agere's ASIC customers through our flexible business models and OEM sponsorships," said Dr. Ajoy Bose, Atrenta chairman, president and chief executive officer. "By catching complex design problems and process flow issues early, Agere's ASIC customers benefit from smooth, iteration free handoff to Agere for implementation. This is truly a three-way win for Agere, Agere's customers and Atrenta." Agere's expert knowledge in ASIC design methodology is captured in SpyGlass for their customers to leverage during the design process. The Agere-specific rules allow SpyGlass to detect potentially fatal design issues that might be difficult, if not impossible, to identify with other methods. While some of these problems may be detected during gate-level simulation, that approach is prohibitively slow and does not guarantee detection. It is a real benefit to Agere's customers that they can run the Agere developed SpyGlass rules during the design process and ensure that hand-off to Agere meets all design requirements, while avoiding time consuming and costly design iterations. Additionally, SpyGlass with the Agere rules perform both electrical and topology analysis, identifying areas of poor implementation, which although correct in function, may lead to lower circuit performance. "SpyGlass allows Agere to standardize on a single tool for both RTL and gate level analysis," Genther said. "In looking at alternatives, there was no other available solution that satisfied all of Agere's requirements. We needed a robust platform to develop a comprehensive rule set that we deliver to our customers as part of our ASIC kit, and SpyGlass provides that capability." Availability About Agere Systems About Atrenta SpyGlass is registered trademark and Atrenta is a trademark of Atrenta Inc. All other trademarks belong to their respective owners. Agere Systems' forward-looking statements
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |