|
||||||||||
StreamDSP Announces Major Update to 17.3 IP CoreStreamDSP has added support for multiple FPGA families to the 17.3 (sFPDP Gen 3) IP core. COLUMBUS, Ohio - July 17, 2019 -- StreamDSP announces immediate availability of version 1.8 of the VITA 17.3 (sFPDP Gen 3) IP core. The latest v1.8 release contains support for most of the popular FPGA device families from Intel, Altera, and Xilinx. In addition to the new FPGA family support, the IP is now capable of supporting 25G line rates in the Intel Stratix-10 H-Tile and Xilinx Virtex UltraScale+ GTY families. The v1.8 release contains a timing closed example design featuring a 25G single-lane link and a 100G (4@25G) link for those two families. "We're excited to support 100G links using only 4 physical lanes," said Greg Schueller, Director of Business Development, StreamDSP. "The industry continues to demand higher bandwidth for applications such as radar and signal processing, and the new VITA 17.3 standard is performing a key role here," said Greg. "We expect the adoption of VITA 17.3 to accelerate over the next few years and we're actively working on new enhancements and features. It's an exciting time to be in the communications IP business," added Greg. The recently approved VITA 17.3 specification, also known as Serial Front Panel Data Port (sFPDP) Gen 3, is a next-generation communications protocol designed as the successor to VITA 17.1. VITA 17.3 improves link efficiency and bandwidth by using the same 64B/67B encoding technology found in newer protocols such as Interlaken and Serial RapidIO Gen 3, and also supports multi-lane channel bonding to allow for maximum bandwidth scalability. Like VITA 17.1, VITA 17.3 supports both framed and unframed data types and is designed to easily interface to existing systems. VITA 17.3 is ideal for low-latency remote sensor applications, FPGA chip-to-chip interfaces, FPGA optical interfaces, and backplane interconnect. The VITA 17.3 specification allows operation at any line rate and number of channels, making it a highly scalable solution. The StreamDSP sFPDP Gen 3 IP core is a fully-compliant implementation of the VITA 17.3-2018 standard. To allow for system upgrades, StreamDSP was able to keep the user interface to the sFPDP Gen 3 IP core virtually the same as their current (and very popular) 17.1 IP core. With the v1.8 release, the StreamDSP sFPDP Gen 3 IP Core now supports the following FPGA devices:
In addition to the devices listed above, StreamDSP is committed to adding support for ANY transceiver based FPGA family with a valid request. StreamDSP provides "ready-to-run" simulations and reference designs targeted to popular development boards for each of the supported FPGA families. Unlike many other vendors, StreamDSP offers free time-limited evaluations with full technical support. This allows StreamDSP's customers to quickly and easily verify proper operation both in simulation and also with their chosen device family to minimize integration time and reduce risk. The wide range of FPGA device support also allows StreamDSP to do extensive compatibility testing between different FPGA families to ensure error-free communications between all FPGA families. The sFPDP Gen 3 IP core from StreamDSP makes it simple for customers to connect Intel/Altera and Xilinx devices together with very high bandwidth connections. More information about the Serial FPDP VITA 17.3 Standard can be found at http://www.vita.com. For more specific information about StreamDSP's IP products, please visit: http://www.streamdsp.com, or call (855) 377-3742. About StreamDSP LLC StreamDSP is an intellectual property (IP) company specializing in video, serial communications, and data storage solutions for Field Programmable Gate Array (FPGA) devices. Headquartered in Columbus, OH, StreamDSP has over 50 years of combined experience serving the military and commercial markets, and is focused on developing IP and providing custom design services for FPGAs.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |