|
||||||||||
Virage Logic Announces Availability of First Technology-Optimized IP PlatformNew Base I/O Products Expand Company's Portfolio of Highly Optimized IP
FREMONT, Calif., April 21, 2003 -- Virage Logic (Nasdaq:VIRL), a leading provider of best-in-class semiconductor IP platforms, today announced the availability of the first in a series of silicon-proven technology-optimized semiconductor IP platforms. Virage Logic's semiconductor IP platforms enable System-on-Chip (SoC) designers to meet the increasingly competitive challenges inherent in all market segments as the gap between technology capabilities and design productivity widens. The first Virage Logic Technology-Optimized Platform is available on TSMC's 130-nanometer (nm) process.
"With increased process and design complexity and shorter design cycles, there is a need in the market for both pre-tested and ready-to-use components that are interoperable and offer SoC designers a single-source for their IP requirements," said Rich Wawrzyniak, senior analyst, Semico. "Virage Logic is now in position, with the addition of its new Base I/O library, to offer its complete Technology-Optimized Platform that delivers cost, performance and reliability benefits for the foundry and Integrated Device Manufacturer (IDM) markets."
Technology-Optimized Semiconductor IP Platforms
In conjunction with the company's Self-Test and Repair (STAR) Memory System and its Area, Speed and Power (ASAP) Logic and Memory product lines, Virage Logic's Base I/O library provides SoC designers with a complete IP platform to help expedite the creation of next generation products. It addresses the increasingly complex task of identifying and obtaining the semiconductor IP needed to produce a successful, on-time product. Through a technology partnership with TriCN, an innovative I/O IP developer, Virage Logic is able to deliver an I/O architecture that can be used for a wide range of I/O functions.
"We are breaking down the barriers associated with achieving high manufacturing yields while dramatically cutting silicon and system costs," said Adam Kablanian, CEO and president, Virage Logic. "By providing our Technology-Optimized Platform that is based on our best-in-class memory, logic, and I/O semiconductor IP, SoC designers now have a trusted single source for silicon-proven and production-ready IP."
New Base I/O Product Line
The Virage Logic Base I/O cells, which include the SSTL-2 Class I and II, HSTL Class I and II, PCI-X 1.0, PCI 2.2, 2.5V LVTTL and 3.3VLVTTL/CMOS, are designed to accommodate future standards while delivering the capabilities that are needed for today's chips. Built for both flip-chip and bondwire implementations, the robust architecture has built-in noise isolation for improved operation and reliability for high performance applications.
Wawrzyniak added that through its open architecture with a foundation for advanced I/O ring along with a rich set of base I/O cells, Virage Logic's new Base I/O library will go a long way in addressing system level design challenges early.
Pricing and Availability
About Virage Logic
###
SAFE HARBOR STATEMENT FOR VIRAGE LOGIC UNDER THE PRIVATE SECURITIES LITIGATION REFORM ACT OF 1995:
Statements made in this news release other than statements of historical fact are forward-looking statements, including, for example, statements relating to Virage Logic's business outlook, new products and new relationships. Forward-looking statements are subject to a number of known and unknown risks and uncertainties, which might cause actual results to differ materially from those expressed or implied by such statements. These risks and uncertainties include Virage Logic's ability to maintain and develop new relationships with third-party foundries, adoption of technologies by semiconductor companies and increases in the demand for their products, the company's ability to overcome the challenges associated with establishing licensing relationships with semiconductor companies, the company's ability to obtain royalty revenues from customers in addition to license fees, business and economic conditions generally and in the semiconductor industry in particular, competition in the market for embedded memories and other risks including those described in the Company's Annual Report on Form 10-K for the period ended September 30, 2002, filed with the Securities and Exchange Commission (SEC) on December 16, 2002, and in Virage Logic's other periodic reports filed with the SEC, all of which are available from Virage Logic or from the SEC's website (www.sec.gov), and in press releases and other communications. Virage Logic disclaims any intention or duty to update any forward-looking statements made in this news release.
All trademarks and copyrights are property of their respective owners and are protected therein.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |