|
|||
New Tensilica Processor Technology Optimized for Integration of Multiple Processors on SOCs
New Tensilica Processor Technology Optimized for Integration of Multiple Processors on SOCs
``Many system designers acknowledge that the integration of multiple processors on SOCs is critical to next-generation embedded systems, but few processor vendors provide this capability beyond the simplest case: one CPU and one DSP,'' said Chris Rowen, president and CEO of Tensilica Inc. ``The Xtensa processor's flexibility has already enabled many Tensilica customers to design SOC devices with three or more Xtensa cores. The Xtensa IV core is even more multiprocessor-friendly, providing a development environment that enables designers to reduce time-to-market and optimize the performance of SOCs with multiple Xtensa processor cores.'' A New Definition of Multiprocessing The traditional view of multiprocessing in general purpose computing systems has been a cluster of two, four, or eight or more identical processors coupled via traditional bus structures. Terms such as symmetric multiprocessing (SMP) or massively parallel computing have been used to describe these systems. By contrast, in consumer and communications SOCs, designers are deploying a combination of uniquely configured task engines -- many of which are tightly coupled to each other -- in dataflow or ``dataplane'' functions, often as an alternative to implementing fixed-function RTL logic. ``Tensilica's foray into CMP (chip-level multiprocessing) through its Xtensa IV architectural enhancements shows where SOC development is headed,'' said Steve Leibson, VP, Editorial Director, and Chief Analyst at MicroDesign Resources. ``The number of transistors available on commercially viable silicon is quickly reaching the point where it makes tremendous sense to place multiple processors on one die. A configurable core that can be optimized for a variety of tasks, like Xtensa IV, makes a tremendous amount of sense in these applications.'' Hughes Network Systems Chooses Xtensa for Multiprocessing SOC Hughes Network Systems (HNS) recently chose the Xtensa processor for Spaceway(TM), the next generation satellite-based broadband network for consumers and enterprises. According to HNS, Spaceway's system architecture required a System on Chip containing multiple unique processors, each precisely tuned to an assigned function. ``After an extremely thorough evaluation of processors from several industry-leading companies, it was clear to us that Tensilica's Xtensa core provided the performance, time-to-market, and verification specifications that we required,'' said Dan Fraley, Hughes Networks Systems' senior vice president of engineering. HNS will use numerous uniquely configured Xtensa processors in their SOCs for Spaceway. These will provide all of the processing requirements including high speed real-time data stream management plus running a leading RTOS on an Xtensa core configured as a high-end control processor. Key Enhancements to the Xtensa Architecture The Xtensa IV processor is the newest generation of the company's proven configurable and extensible microprocessor architecture. The Xtensa architecture provides a superior alternative to traditional rigid processors and simple configurable processor architectures that limit designers to the performance of either a ``one size fits all'' general-purpose MPU or a limited number of configurations. Tensilica's powerful, integrated hardware and software development environment offers thousands of configuration options and an unlimited range of customer-specific extensions which enable designers to carefully tune the processor for specific functionality. With an easy-to-use graphical interface, designers can take advantage of Tensilica's processor generator to create customized MPU solutions with specialized functions and instructions. Because these instructions are recognized as ``native'' by software, developers can simultaneously tune both application software and processor hardware to meet specific speed, power and feature goals. The Xtensa IV core delivers all of the unique features of the Xtensa architecture and has been enhanced to also include the following: System Simulation and Implementation
The company's pricing structure is based on a licensing fee per design instance plus royalties based upon volume of processors manufactured. Licensing fees for a single processor configuration, including a complete, configured GNU-based software development toolchain, start at $350,000. The Xtensa C compiler, Xtensa Instruction set simulator, and Xtensa TIE Compiler are priced separately. Customers can begin taking advantage of Xtensa IV's new features in the third quarter. The standard license deliverables include source Verilog or VHDL RTL plus supporting EDA tool scripts, test suite, placement guidelines and the customized software tool chain. About Tensilica Tensilica was founded in July 1997 to address the fast-growing market for configurable processors and software development tools for high volume, embedded systems. Using the company's proprietary Xtensa Processor Generator, system-on-chip designers can develop a processor subsystem hardware design and a complete software development tool environment tailored to their specific requirements in hours. Tensilica's solutions -- now with over 30 licensees using the technology in more than 50 designs -- provide a proven, easy-to-use, methodology that enables designers to achieve optimum application performance in minimum design time. The Company has over 130 engineers engaged in research, development, and customer support from its offices in Santa Clara, California; Burlington, Massachusetts; Princeton, NJ; Houston, Texas; Oxford, U.K.; Stockholm, Sweden; Taipei, Taiwan, R.O.C.; and Yokohama, Japan. Tensilica is headquartered in Santa Clara, California (95054) at 3255-6 Scott Boulevard, and can be reached at 408/986-8000 or via www.tensilica.com on the World Wide Web. Editor's Notes:
Contact: Tensilica, Inc. Stephen Roddy, 408/566-1748 (Reader) roddy@tensilica.com Kim Alfaro, 408/327-7343 (Editorial) kim@tensilica.com or Tanis Communications Joany Draeger, 650/365-3395 (Editorial) joany@taniscomm.com |
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |