|
||||||||||
Synopsys DesignWare USB Host and PHY IP Are First To Attain Hi-Speed USB 2.0 Logo CertificationMost Widely Used USB IP Achieve Hi-Speed USB 2.0 and WHQL Certifications The Hi-Speed logo tells designers that the IP they are deploying is interoperable and compliant to the specification, which enables throughput of up to 480 Mbps, 40 times faster than the original USB specification (12 Mbps). Certification is critical if USB products are to successfully interoperate with other USB devices. The WHQL certification indicates plug and play interoperability and compatibility with Windows XP and 2000 operating systems. "Synopsys continues to demonstrate leadership in Hi-Speed USB 2.0 designs by testing and passing Hi-Speed certification for its IP Building Blocks," said Jeff Ravencraft USB-IF Chair. "This certification shows how making good use of the USB-IF Compliance Program can give companies greater confidence in building high quality USB 2.0 products. More certified Hi-Speed USB 2.0 building blocks, like those from Synopsys, help fuel the ever growing USB market." Synopsys DesignWare USB 2.0 Host, Device, and PHY IP, which have already been used in more than 100 designs, allow designers to integrate a Hi-Speed USB 2.0 host or device into ASICs for PCs, PDAs, DVRs, set-top boxes and consumer electronics. The DesignWare USB 2.0 PHY implements the high-speed physical layer of USB 2.0. The 0.18-micron PHY has been Hi-Speed USB 2.0 Certified with both the DesignWare USB 2.0 Host and Device. By using the certified combination of PHY and digital IP from Synopsys, designers can eliminate the problem of integrating analog and digital Hi-Speed USB 2.0 IP. "SoC designers look to Synopsys for industry-certified IP to help reduce risk and increase design productivity," said Guri Stark, vice president, marketing, Synopsys Solutions Group. "Our DesignWare USB 2.0 Host and PHY are the first, and currently only, IP products to receive Hi-Speed certification from the USB-IF and the Windows Hardware Qualification Labs certification testing for USB 2.0. Combined with our own set of interoperability and EHCI tests, this gives designers the benefits of a strong foundation in interoperability and compatibility, enabling them to concentrate on the value-added features in their designs." The DesignWare USB 2.0 Host, Device and PHY cores, as well as DesignWare USB 2.0 Verification IP, are available today. The host and device are synthesizable to any process technology. The PHY is available as a hard core today in TSMC 0.18 and 0.13 micron processes. Other processes are available on request. About DesignWare IP For a complete directory of Synopsys' available IP visit: www.synopsys.com/ipdirectory For more information on DesignWare IP, visit: http://www.designware.com/ or call 1-877-4BEST-IP. About Synopsys Synopsys and DesignWare are registered trademarks of Synopsys, Inc. All other trademarks or registered trademarks mentioned in this release are the intellectual property of their respective owners.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |