|
||||||||||
New Lattice ispLEVER 4.0 Programmable Logic Design Tools Improve Design Efficiency, Ease Design ProcessMajor design tool upgrades unleash the power of Lattice programmable logic device technologies HILLSBORO, OR - May 4, 2004 - Lattice Semiconductor Corporation (NASDAQ: LSCC), the inventor of in-system programmable (ISPTM) logic products, announced today the release of its ispLEVER version 4.0 design tool suite, including major upgrades in performance and features, for the design of in-system programmable FPGA, CPLD, and ispGDX® devices. ispLEVER 4.0 upgrades provide users with the highest device performance yet available, and runtime, improved by over 20%, equals industry leading levels. Users will find enhancements in every area of the design flow that improve design efficiency and ease the design process. New ispLEVER 4.0 features include TCL script editing and recording, source files in multiple directories, FPGA preference/constraint editor enhancements, nodal control for CPLD design, expanded module generator support, the ispTRACYTM in-circuit FPGA logic analyzer, revised web-based help/links and DLxConnect gang programming. "The ispLEVER 4.0 design tools deliver all the performance our customers demand for fast, efficient, accurate designs. The content, quality and stability of this release establish ispLEVER 4.0 as a major upgrade." said Stan Kopec, Lattice vice president of corporate marketing. Lattice vice president of software Chris Fanning said, "Enhancements to our design flow and support tools provide our customers with a very robust product. ispLEVER 4.0 also provides the platform to support the next generation of three Lattice FPGA families, optimized for low cost, non-volatile operation, and system-level performance." Industry standard EDA tools included in ispLEVER 4.0 "Lattice is developing several new FPGA architectures that will offer distinct design advantages," said Joe Gianelli, Synplicity Director of Business Development. "When coupled with Synplicity synthesis tools, ispLEVER 4.0 can permit users to quickly and easily achieve unprecedented FPGA device performance." Simon Bloch, General Manager, Design Creation and Synthesis Division, Mentor Graphics, said, "We have collaborated with Lattice to satisfy the designer's increasingly complex synthesis and simulation requirements. Mentor Graphics design tools are an integral part of the Lattice ispLEVER 4.0 release, enabling design flow and productivity enhancements for our customers targeting new programmable logic devices." One efficient design tool package supports multiple devices; In-circuit FPGA logic analyzer introduced ispLEVER 4.0 introduces the ispTRACY in-circuit FPGA verification tool. Small IP modules feed live signal information from internal nodes (i.e., signals not accessible at device pins). This capability can be triggered with any clock source in the user's design, and utilizes on-chip embedded memory blocks to manage trace memory width and depth for one or more FPGAs. This information can then be displayed and manipulated via a user interface similar to a logic analyzer. ispLEVER 4.0 also incorporates an updated version of the Lattice ispVM® System programming software, which includes the DLxConnect gang-programming support interface. With DLxConnect, the user can manage up to eight concurrent device-programming connections from one PC. Hundreds of enhancements streamline the design process A comprehensive list of ispLEVER 4.0 enhancements may be viewed at: http://www.latticesemi.com/products/devtools/software/isplever40.cfm Availability and pricing About Lattice Semiconductor Lattice products are sold worldwide through an extensive network of independent sales representatives and distributors, primarily to OEM customers in the fields of communications, computing, computer peripherals, instrumentation, industrial controls and military systems. Company headquarters are located at 5555 NE Moore Court, Hillsboro, Oregon 97124-6421, USA; telephone 503-268-8000, fax 503-268-8037. For more information about Lattice Semiconductor Corporation, visit http://www.latticesemi.com. Statements in this news release looking forward in time are made pursuant to the safe harbor provisions of the Private Securities Litigation Reform Act of 1995. Investors are cautioned that forward-looking statements involve risks and uncertainties including market acceptance and demand for our new products, our dependencies on our third party software suppliers, the impact of competitive products and pricing, technological and product development risks and other risk factors detailed in the Company's Securities and Exchange Commission filings. Actual results may differ materially from forward-looking statements. # # # Lattice Semiconductor Corporation, Lattice (& design), L (& design), GDX, ISP, ispGDX, ispLEVER, ispTRACY, ispVM, PAC and specific product designations are either registered trademarks or trademarks of Lattice Semiconductor Corporation or its subsidiaries in the United States and/or other countries. GENERAL NOTICE: Other product names used in this publication are for identification purposes only and may be trademarks of their respective holders.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |