|
||||||||||
eASIC Raises $5 Million in Third Round of Funding from Kleiner Perkins Caufield & ByersVinod Khosla, KPCB Partner is Joining eASIC Board of Directors San Jose, California, May 28, 2004 -- eASIC® Corporation, a provider of breakthrough Structured ASIC technology and products, today announced that it has secured $5million in equity financing from Kleiner Perkins Caufield & Byers, in a third round of funding. The previous funding rounds involved angel investors and semiconductor industry veterans. Vinod Khosla, who was named the Silicon Valley's most successful venture capitalist, is joining eASIC Board of Directors. The new funds will be used to complete the Structured ASIC product family and tools set that are being jointly developed with Flextronics Semiconductor and Magma Design Automation. These products are based on eASIC’s innovative Structured ASIC technology that has been validated by ST Microelectronics and proven in silicon for its high performance and density. The first product member has been taped-out and the full family is scheduled for production release at 0.13 micron process technology in early 2005. In addition, the funding will be used for enhancing sales and marketing, promoting the Structured eASIC product in the US and Japan. “KP is always looking for companies who are strongly positioned to change their respective industry,” said Vinod Khosla, Partner at Kleiner Perkins Caufield & Byers. “We were intrigued by eASIC’s innovative approach to customizing electronic designs in today’s challenging nanotechnology environment. While going through comprehensive due diligence, we recognized eASIC’s solid patent portfolio and the viability of its technology, along with the critical industry need for such a solution. eASIC has developed a unique ASIC technology that replaces the disadvantageous programmable interconnect of FPGA’s with customized interconnect that provides density and performance close to standard cell, while only using a single custom via layer. Moreover, since via customization is a perfect fit for direct-write eBeam, it allows eASIC to offer maskless lithography and NRE-free ASICs. We are confident that eASIC, with its breakthrough Structured ASIC technology has the potential of becoming a major player in the semiconductor ASIC market.” About eASIC eASIC® has developed a breakthrough Structured ASIC technology aimed at dramatically reducing the overall fabrication cost and time of customized high-performance semiconductor chips. eASIC’s technology enables rapid and low-cost ASIC and System-on-Chip designs by its innovative use of proven programmable logic fabric in conjunction with single-via customizable segmented routing. As single-via generates ten times higher throughput of Direct-write e-Beam customization, it enables eASIC to offer NRE-free Structured ASIC. The Structured eASIC technology was successfully proven in silicon and validated by world-class semiconductor vendors. Partnering with industry leaders to jointly develop, manufacture and market Structured ASIC products, the company is positioned to become the preferred Structured ASIC solution. Headquartered in San-Jose California, eASIC Corporation is a privately held company, founded in 1999 by Zvi Or-Bach, the founder of Chip Express. Or-Bach is viewed by many as the “father of Structured ASIC technology”.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |