|
||||||||||
Synopsys' coreAssembler Tool Decreases Design Time for Leading Semiconductor Companies by up to 67 Percent and Significantly Reduces SoC CostTool Enables Designers to Rapidly Configure and Assemble SoCs from Pre-Designed and Packaged IP Blocks DESIGN AUTOMATION CONFERENCE, San Diego, Calif., June 7, 2004 -- Synopsys, Inc. (Nasdaq:SNPS), the world leader in semiconductor design software, today announced the general availability of coreAssembler, a tool that has been used by NEC Electronics and National Semiconductor to implement an intellectual property (IP) based flow, which dramatically reduces design time, risk and cost of their advanced system-on-chip (SoC) platforms and ICs. These two companies, and others have used coreAssembler to efficiently create configurable, reusable platforms, which they and their customers have then used with coreAssembler to automatically configure and assemble IP-based SoCs into volume production. The coreAssembler product is part of the complete set of IP reuse tools available from Synopsys, which includes coreBuilder for IP block packaging, coreConsultant for configuration and implementation of individual IP blocks and coreAssembler for the assembly and configuration of IP-based subsystems and complete SoCs. "coreAssembler enabled us to create market-specific V850E and ARM Powered™ platforms for a range of different applications that are easily configurable and supportable and are well integrated into our manufacturing process," said Yoshikazu Sakurai, Project Manager at NEC Electronics. "By using coreAssembler to capture our system-level integration knowledge and automate the creation, assembly and configuration of our IP and platforms, we are eliminating the costly errors that could occur with the previous manual integration process. This has led directly to a savings of up to 60 percent of the time to develop our SoC subsystems." "By packaging our IP with coreBuilder and using coreAssembler to assemble and configure the SoC, we have reduced our SoC design time by 67 percent while achieving working silicon," said Martin Embacher, design engineering manager at the Cores Development Group, National Semiconductor. "The tool automated what used to be a purely manual assembly process. coreAssembler reduces risk of chip integration and speeds our time to volume silicon." "Leading semiconductor vendors such as NEC, National Semiconductor and other companies have standardized their IP-based SoC design flows on our IP Reuse tools, including coreAssembler, and have achieved dramatic improvements in productivity," said John Chilton, senior vice president and general manager, Synopsys Solutions Group. "Integrating larger IP-based subsystems into their designs is a growing need among DesignWare® users, with the general release of coreAssembler many more companies will be able to automate the assembly of IP-based platforms allowing designers to more efficiently build these larger subsystems for their complex SoC designs." Pricing and Availability About Synopsys
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |