|
||||||||||||||||||||||||||||||||||||||
Intellectual Property Support for LatticeECP, LatticeEC FPGAs Announced by Lattice Semiconductor, Digital Core DesignIP cores enable customers to quickly implement a wide variety of functions in Lattice programmable logic devices HILLSBORO, OR, USA / BYTOM, POLAND - August 2, 2004 - Lattice Semiconductor Corporation (NASDAQ: LSCC) and its IP partner, Digital Core Design (DCD), today announced intellectual property (IP) support for the new LatticeECP-DSPTM ("EConomyPlusDSP") and LatticeECTM ("EConomy") FPGA device families. Through the ispLeverCORETM Connection program, Lattice and Digital Core Design will provide a range of complete system solutions for their mutual customers who are integrating system-level IP with the most advanced silicon architectures. The Lattice partners program is designed to allow customers to easily access and integrate approved third-party IP products using Lattice programmable devices. "Lattice is pleased to continue our partnership with Digital Core Design, an IP company with an extensive portfolio that specializes in improved architectures for MPU/MCUs, floating point unit (FPU) co-processors, and peripherals," said Stan Kopec, Lattice vice president of corporate marketing. "DCD is also committed to providing total customer solutions, evidenced by the debugging software and hardware they've developed for their 8051 and 80390 processor cores. We're very excited by the increased IP core performance that Digital Core Design has achieved using our new ispLEVER® software," Kopec concluded. Tomek Krzyzak, VCEO of Digital Core Design said, "Our experience using the new ispLEVER software has been very good; without question, the tools compare favorably to other leading FPGA vendors' tools. The new LatticeECPTM and LatticeEC devices are much faster than previous FPGAs, and our customers will also appreciate the low-cost, feature-rich capabilities of these new products." LatticeECP & LatticeEC Cores from Digital Core Design
These Connection Cores are available in netlist format for immediate purchase from Digital Core Design. Digital Core Design also offers a variety of additional packaging and licensing options to suit specific customer needs. By leveraging partner products, customers can quickly implement a wide variety of functions in Lattice programmable devices. About the LatticeECP-DSP and LatticeEC FPGA Families About Digital Core Design
Specializing in modifications of existing popular microcontrollers and microprocessors, Digital Core Design offers new and improved microcontroller architectures that are 100% software compatible with their predecessors. The processors can be integrated with a broad range of available peripherals, including Timers, UARTs, I2C interface, SPI interface, Compare/Capture, Watchdog Timer and fixed/floating point co-processors. Digital Core Design also specializes in the development of unique Fixed and Floating Point arithmetic co-processors, and IEEE 754 compliant pipelined floating point units, which allow for extremely fast floating point computation. Digital Core Design is located in Bytom, Poland, and sells its products through a worldwide network of distributors. Company headquarters are located at Wroclawska 94, 41-902 Bytom, POLAND; Telephone +48 32 282 82 66; FAX +48 32 282 74 37. For more information about Digital Core Design, visit their World Wide Web site http://www.dcd.pl/ About Lattice Semiconductor Lattice products are sold worldwide through an extensive network of independent sales representatives and distributors, primarily to OEM customers in the fields of communications, computing, computer peripherals, instrumentation, industrial controls and military systems. Company headquarters are located at 5555 NE Moore Court, Hillsboro, Oregon 97124-6421, USA; telephone 503-268-8000, fax 503-268-8037. For more information about Lattice Semiconductor Corporation, visit http://www.latticesemi.com. Statements in this news release looking forward in time are made pursuant to the safe harbor provisions of the Private Securities Litigation Reform Act of 1995. Investors are cautioned that forward-looking statements involve risks and uncertainties including market acceptance and demand for our new products, our dependencies on our silicon wafer and intellectual property suppliers, the impact of competitive products and pricing, technological and product development risks and other risk factors detailed in the Company's Securities and Exchange Commission filings. Actual results may differ materially from forward-looking statements. # # # Lattice Semiconductor Corporation, Lattice (& design), L (& design), ISP, LatticeEC, LatticeECP, LatticeECP-DSP, ispLEVER, ispLeverCORE, ORCA, GDX, PAC and specific product designations are either registered trademarks or trademarks of Lattice Semiconductor Corporation or its subsidiaries in the United States and/or other countries. . GENERAL NOTICE: Other product names used in this publication are for identification purposes only and may be trademarks of their respective holders.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |