![]() |
|
![]() |
![]() |
||||||||||
![]() |
MIPS Technologies Introduces New System Controller for 24K(tm) Core
SOC-it™ OCP System Controller Increases System Performance, Reduces Costs and Time-to-Market of SOCs Using Highest-Performance MIPS32® 24K™ Processor Cores
MOUNTAIN VIEW, Calif., August 16, 2004 - MIPS Technologies, Inc. (Nasdaq: MIPS), a leading provider of industry-standard processor architectures and cores for digital consumer and business applications, today introduced a new SOC-it™ OCP system controller optimized for the MIPS32® 24K™ core family, which enables SOC designers to dramatically increase overall system performance when compared to competitive offerings. The result is a complete system-level solution that offers up to 100 percent memory bandwidth efficiency and very low subsystem memory latency. The SOC-it OCP system controller seamlessly connects to a 24K core and is MIPS Technologies' latest addition to its SOC-it family. It features a tightly coupled memory controller and multiple, high bandwidth, dual-port interfaces to intellectual property (IP) blocks. Using the SOC-it OCP system controller, designers also can reduce development time by using modular bridges to industry-standard buses. "SOC designers who need to keep costs down while adding more features and functionality to demanding consumer applications have an ideal solution in an optimized system controller for our high performance 24K cores," said Russ Bell, vice president of marketing at MIPS Technologies. "The SOC-it OCP controller offers a highly flexible, cost-effective means for moving massive amounts of data through an SOC at very high speeds. The challenges of increasingly complex SOC design demand standard buses and interfaces, and OCP is helping to make plug-and-play SOC design a reality." "Standard interconnect interfaces are critical in meeting the challenges of increasingly complex SOC design and shrinking market windows. We are delighted to have OCP featured as the native interface in MIPS Technologies' new system controller for the 24K core family," said Ian Mackintosh, president of OCP-IP. About the SOC-it Controller Family
About the MIPS32 24K Family The 24K family is the first in the embedded industry to use the OCP standard as a native interface. The OCP standard facilitates plug-and-play SOC design and helps customers exploit the new core family's advanced architectural features, reduce development time and lower overall design costs. Designers who use the 24K core can reuse OCP-compliant cores across multiple MIPS-Based™ SOCs. OCP also eliminates the need to repeatedly modify the core and preserves the verification and test benches by defining all of the core's natural interface capabilities in a standardized way. These interface definitions enable third-party verification IP and tools to transparently adjust to the precise requirements of each IP. About MIPS Technologies
|
![]() |
![]() |
![]() |
Home | Feedback | Register | Site Map |
![]() |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |