|
||||||||||
Lattice Announces Immediate Availability of DDR SDRAM Controller IP Core for LatticeECP and LatticeEC FPGA FamiliesPipelined Intellectual Property Core Validated In-System At 200MHz/400DDR; Designed For High-Speed Operation Using Embedded DDR Support In LatticeECP/LatticeEC FPGA Devices HILLSBORO, OR - NOVEMBER 22, 2004 - Lattice Semiconductor Corporation (NASDAQ: LSCC) today announced the immediate availability of a new ispLeverCORETM IP module, the DDR SDRAM Controller for the LatticeECPTM and LatticeECTM FPGA device families, with speeds validated in-system at 200MHz/400DDR. By comparison, the fastest speed claimed for similar IP in competitive low-cost FPGAs is 133MHz/266DDR. The Double Data Rate (DDR) Synchronous Dynamic Random Access Memory (SDRAM) Controller is a general-purpose memory controller that interfaces with industry standard DDR SDRAM. Timing parameters that control specific DDR memory devices can be adjusted by the user through signals that are input to the IP module. In addition, the cores have been tailored to utilized dedicated hardware contained within the LatticeECP/EC devices that facilitate the implementation of high-speed DDR memory interfaces. "The LatticeECP-DSPTM and LatticeEC FPGAs feature pre-engineered DDR memory interfaces, allowing them to achieve 400Mbps performance -- the only low-cost FPGAs to achieve this performance level," said Stan Kopec, Lattice vice president of corporate marketing. "This new memory controller IP core has been specifically designed to take advantage of that embedded DDR support, delivering high-speed operation in a low-cost fabric. As with all our ispLeverCORE IP, this module has been extensively tested, well documented and is supported by Lattice field and factory application engineers. This release further expands IP support for our LatticeECP and LatticeEC devices. Customers can take advantage of these new cores now to simplify their complex design efforts and speed their time to market," Kopec concluded. Features of the DDR SDRAM Controller for LatticeECP/EC FPGAs
Availability and Pricing A free Evaluation Package also is available for immediate download on the Lattice website. Each IP Evaluation Pack contains a model for functional simulation and an evaluation netlist for fitting purposes and static timing analysis. About Lattice ispLeverCORE IP Lattice offers a growing line of ispLeverCORE modules, optimized for use with its device families. The ispLeverCORE modules are designed using the highest coding standards, and are extensively tested to meet required functionality and performance. These cores are ready-to-use, well documented, and are supported by Lattice field and factory application engineers. Most ispLeverCORE modules are designed to be parameterizable; i.e., the core can quickly be reconfigured to meet specific system needs. About the LatticeECP and LatticeEC FPGA Families About Lattice Semiconductor Lattice products are sold worldwide through an extensive network of independent sales representatives and distributors, primarily to OEM customers in the fields of communications, computing, computer peripherals, instrumentation, industrial controls and military systems. Company headquarters are located at 5555 NE Moore Court, Hillsboro, Oregon 97124-6421, USA; telephone 503-268-8000, fax 503-268-8037. For more information about Lattice Semiconductor Corporation, http://www.latticesemi.com. Statements in this news release looking forward in time are made pursuant to the safe harbor provisions of the Private Securities Litigation Reform Act of 1995. Investors are cautioned that forward-looking statements involve risks and uncertainties including market acceptance and demand for our new products, our dependencies on our silicon wafer suppliers, the impact of competitive products and pricing, technological and product development risks and other risk factors detailed in the Company's Securities and Exchange Commission filings. Actual results may differ materially from forward-looking statements. # # # Lattice Semiconductor Corporation, Lattice (& design), L (& design), LatticeEC, LatticeECP, LatticeECP-DSP, GDX, ISP, ispLeverCORE, PAC and specific product designations are either registered trademarks or trademarks of Lattice Semiconductor Corporation or its subsidiaries in the United States and/or other countries. GENERAL NOTICE: Other product names used in this publication are for identification purposes only and may be trademarks of their respective holders.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |