|
||||||||||
Virage Logic Standardizes on Synopsys' ESP for Memory Verification
ESP Boosts Verification Productivity by 2X for Memory Compilers
MOUNTAIN VIEW, Calif., February 28, 2005 – Synopsys, Inc. (Nasdaq:SNPS), a world leader in semiconductor design software, announced that Virage Logic Corporation (Nasdaq:VIRL), a leading provider of semiconductor IP platforms, has standardized on Synopsys’ ESP memory equivalency checker for the embedded memory components of its IPrima™ Mobile semiconductor IP platform. ESP’s unique symbolic simulation capabilities improve verification productivity by at least 2X over previous approaches. The increase in productivity enabled Virage Logic to trim the engineering time needed to complete functional verification of the circuits in its Area, Speed and Power (ASAP) Memory™ compilers from days to hours. "ESP has a solid track record at Virage Logic, and we’re now standardizing on it to verify the simulation models for our memories directly against the SPICE netlists," said Alex Shubat, chief technology officer and vice president of research and development at Virage Logic. "ESP provides a tremendous productivity boost to our verification team, enabling them to complete functional verification with less effort. In addition, ESP helps us debug the functionality in our models." ESP is an equivalency checker for memories that compares a Verilog simulation model directly to an HSPICE® netlist. Its patented application of symbolic simulation and formal proof engines enables the functional verification of full-custom memories, macros and libraries used in today's complex ICs. ESP is ideally suited for verifying embedded memories in system-on-chip (SoC) designs. "Virage Logic has long been a leader in providing differentiated embedded memory IP to the world’s leading foundries, integrated device manufacturers and fabless customers worldwide," said Bijan Kiani, vice president of marketing at Synopsys. "Their standardization on ESP for memory IP is another example of ESP’s ability to boost productivity and reduce time-to-results for memory verification." About Synopsys Synopsys and HSPICE are registered trademarks of Synopsys, Inc. All other trademarks or registered trademarks mentioned in this release are the intellectual property of their respective owners.
|
Home | Feedback | Register | Site Map |
All material on this site Copyright © 2017 Design And Reuse S.A. All rights reserved. |