USB2.0 OTG PHY supporting UTMI+ level 3 interface - 28HK/55LL
Virage Logic Expands Memory Interface Product Portfolio With New DDR3 Solution That Supports Speeds Up to 1.6 Gb/s
Intelli(TM) DDR3 Delivers High-Performance System Aware IP(TM) Memory Interface Solution
FREMONT, Calif. -- Jul 14, 2008 -- Virage Logic Corporation (NASDAQ:VIRL), the semiconductor industry's trusted IP partner and pioneer in Silicon Aware IP(TM), today announced the broadening of its Intelli(TM) DDR memory interface product portfolio with the introduction of Intelli DDR3, a high-performance memory interface solution that supports speeds up to 1.6 Gigabits-per-second (Gb/s). Comprising a DRAM memory controller, digital PHY, DLL, and I/O, Intelli DDR3 provides a true System Aware IP(TM) solution that is able to mitigate and manage the high-speed interconnect effects that must be addressed at the package as well as board level.
With the introduction of Intelli DDR3, Virage Logic extends its leadership in providing advanced technology solutions beyond the chip level to address the system-level impact on high-speed IP interfaces, such as DDR interfaces. Building on its Silicon Aware IP offering that addresses the impact of advanced process behavior on System-on-Chip (SoC) devices, the new Intelli DDR3 System Aware IP offering is capable of managing the impact of the environment - SoC core to interface, interface to package, package to board - on the system behavior and performance. System Aware IP is built for signal integrity awareness, yet meets the functional, as well as performance, power, and area requirements.
"As system level performance requirements continue to increase and market windows continue to shrink, a block by block approach is no longer viable to deliver competitive system solutions in the market window. In keeping with our mission to be first-to-market with advanced technology solutions that enable designers to proceed with confidence at the most aggressive DDR protocols, we have architected our Intelli DDR3 product to be completely system aware," said Kamalesh Ruparel, vice president and general manager of Virage Logic's application specific IP (ASIP) business. "Because Intelli DDR3 is able to address the system level impact of high-speed IP interfaces, it is capable of managing the impact of the environment on the system behavior and performance, spanning SoC core to interface, interface to package, and package to board. This end-to-end solution approach results in a higher performance solution at significantly lower risk and cost."
About Intelli DDR3
Virage Logic's Intelli DDR3 provides application specific integrated circuit (ASIC) and SoC designers with a high-performance, System Aware IP solution for faster time-to-market, higher data throughput efficiency, lower system costs, less power usage, and high confidence for first time silicon success. Intelli DDR3's unique digital architecture and system intelligence helps manage the variables inherent in system designs, easing implementation and optimizing integration with existing board and package designs. The standard cell architecture and all-digital implementation enables the Intelli DDR3 solution to work seamlessly with digital SoC design flows, allowing significant ease of portability to any process node for any foundry, eliminating the need to prove the solution when integrated with silicon proven I/Os.
A versatile solution for lower power in a broad range of high-performance applications including networking, video, graphics, storage, test and measurement, and portable electronics, the innovative Intelli DDR3 solution utilizes Virage Logic's unique patent-pending digital DLL architecture, enabling it to achieve the high resolution required to support data rates up to 1.6 Gb/s on 65nm G processes. The Intelli DDR3's advanced architecture allows much higher data throughput efficiency than previously available architectures. Such high efficiencies enable designs to operate at lower frequencies, resulting in lower power consumption and bill of materials costs that translate to lower system costs.
Pricing and Availability
The Intelli DDR3 solution for the 65nm G process is available now for early adopters with pricing starting at $180,000 per project. Virage Logic also offers an optional system level design review service. Contact your local sales representative for pricing information.
About Virage Logic's Silicon Aware IP and System Aware IP Solutions
To help SoC designers address the complex predictability and manufacturability challenges at advanced process nodes, in 2005 Virage Logic pioneered a new class of semiconductor IP called Silicon Aware IP. The company's Silicon Aware IP offering (embedded memories, logic libraries and I/Os) incorporates silicon behavior knowledge for increased predictability and manufacturability. This intelligence includes hardware implementations for optimal yield in the design phase and extends to include test, repair, and diagnostics for manufacturability. Because Silicon Aware IP understands the behavior of silicon and is able to address post-silicon issues, it is key in helping designers maximize yield, increase test quality, increase reliability, speed time-to-volume, and improve overall manufacturability.
To help systems designers address the challenges of the environment - SoC core to interface, interface to package, package to board, and other SoCs - including the impact on the system behavior and performance, Virage Logic introduced System Aware IP. System Aware IP is designed to mitigate any impact the environment may have on the overall system to ensure performance and functionality requirements are met.
About Virage Logic's Application Specific IP (ASIP) Solutions
Virage Logic's ASIP product portfolio is designed to meet the highest quality and performance standards for functional IP and contains application specific functional IP targeted to a variety of market requirements for high performance, low power, and low gate count. The ASIP products are commonly based on Virage Logic's proprietary and patented logic libraries, routing methodology, and cell architecture.
Virage Logic's Intelli(TM) DDR memory interface solutions include a memory controller, PHY, DLL and I/O with advanced features to deliver high-performance in a minimum die area and with low power dissipation. The solutions are architected to enable optimal size while providing customers with the ability to achieve the maximum performance and minimal power targets with the added flexibility of advanced feature selection. The Intelli DDR solutions are implemented in several SDR and DDR protocols, including SDRAM and Mobile SDRAM, as well as MobileDDR, DDR1, DDR2, DDR2/3 and DDR3 at several foundries on a variety of process nodes.
About Virage Logic
Founded in 1996, Virage Logic Corporation rapidly established itself as a technology and market leader in providing advanced embedded memory intellectual property (IP) for the design of complex integrated circuits. The company's Silicon Aware IP(TM) offering (embedded memories, logic libraries and I/Os) includes silicon behavior knowledge for increased predictability and manufacturability. Through its acquisition of Ingot Systems in 2007, the company expanded its product offering to include Application Specific IP (ASIP) solutions such as Double Data Rate (DDR) Memory Controllers and design services. The highly differentiated product portfolio provides higher performance, lower power, higher density and optimal yield to foundries, integrated device manufacturers (IDMs) and fabless customers. The company uses its FirstPass-Silicon Characterization Lab(TM) for certain products to help ensure high quality, reliable IP across a wide range of foundries and process technologies. For more information, visit www.viragelogic.com.
|
Related News
- Virage Logic Expands SiPro(TM) Product Portfolio with New Production-Proven Advanced Interface IP Offerings
- Virage Logic Extends Comprehensive DDR Interface IP Portfolio with System-Validated DDR3 and New Low Power DDR2
- Virage Logic Expands Silicon Proven 40-Nanometer Embedded Memory and Logic Library IP Portfolio to Low Power Processes
- Rambus Expands Portfolio of DDR5 Memory Interface Chips for Data Centers and PCs
- Virage Logic Expands Semiconductor IP Portfolio with Silicon-Proven SiANA(TM) Analog IP Offering
Breaking News
- Logic Design Solutions launches Gen4 NVMe host IP
- ULYSS1, Microcontroller (MCU) for Automotive market, designed by Cortus is available
- M31 is partnering with Taiwan Cooperative Bank to launch an Employee Stock Ownership Trust to strengthen talent retention
- Sondrel announces CEO transition to lead next phase of growth
- JEDEC Publishes LPDDR5 CAMM2 Connector Performance Standard
Most Popular
- Arm's power play will backfire
- Alphawave Semi Selected for AI Innovation Research Grant from UK Government's Advanced Research + Invention Agency
- Secure-IC obtains the first worldwide CAVP Certification of Post-Quantum Cryptography algorithms, tested by SERMA Safety & Security
- Weebit Nano continuing to make progress with potential customers and qualifying its technology Moving closer to finalisation of licensing agreements Q1 FY25 Quarterly Activities Report
- PUFsecurity Collaborate with Arm on PSA Certified RoT Component Level 3 Certification for its Crypto Coprocessor to Provide Robust Security Subsystem Essential for the AIoT era
E-mail This Article | Printer-Friendly Page |