TSMC 3nm (N3E) 1.2V/1.8V I3C Libraries, multiple metalstacks
Tilera Announces the World’s First 100-core Processor with the New TILE-Gx Family
Tilera leads the “many-core” era, opening up new possibilities in networking, multimedia, wireless and cloud computing
SAN JOSE, Calif. – Monday, October 26, 2009 – Tilera® Corporation, developer of the breakthrough TILE™ family of high-performance multicore processors, today announced its new TILE-Gx™ family – four new processors from Tilera including the world’s first 100-core processor: the TILE-Gx100™. The TILE-Gx100 offers the highest performance of any microprocessor yet announced by a factor of four. Moreover, the entire TILE-Gx family raises the bar for performance-per-watt to new levels, with ten times better compute efficiency compared to Intel’s next generation Westmere processors. And Tilera has simplified many-core programming with its breakthrough Multicore Development Environment™ (MDE), together with a growing ecosystem of operating system and software partners to enable rapid product deployment.The TILE-Gx family – available with 16, 36, 64 and 100 cores – employs Tilera’s unique architecture that scales well beyond the core count of traditional microprocessors. Tilera’s two-dimensional iMesh™ interconnect eliminates the need for an on-chip bus and its Dynamic Distributed Cache (DDC™) system allows each core’s local cache to be shared coherently across the entire chip. These two key technologies enable the TILE Architecture™ performance to scale linearly with the number of cores on the chip – a feat that is currently unmatched.
“The launch of the TILE-Gx family, including the world’s first 100-core microprocessor, ushers in a new era of many-core processing. We believe this next generation of high-core count, ultra high-performance chips will open completely new computing possibilities,” said Omid Tahernia, Tilera’s CEO. “Customers will be able to replace an entire board presently using a dozen or more chips with just one of our TILE-Gx processors, greatly simplifying the system architecture and resulting in reduced cost, power consumption, and PC board area. This is truly a remarkable technology achievement.”
Leading the Evolution to Many-Core
Tilera’s breakthroughs in scalable multicore computing are changing the model of computing. Many-core processors enable a wide range of new opportunities including:
- Consolidation of functions: A single many-core processor can absorb functions that previously required multiple processors, thus lowering system cost and providing a single software tool chain and programming model for developers.
- Granularity of compute: Processing resources can be allocated to functions in precise increments, optimizing performance and saving power.
- Deterministic compute: Enables processor cores to be dedicated to specific tasks, including cache-coherent islands of compute, for highly predictable performance.
“At various points in microprocessor history there have been breakthroughs that have enabled significant advances in computing, such as when the barrier of single-core clock speed was overcome by the introduction of multicore,” said Sergis Mushell, principal research analyst, Gartner. “Cloud computing and virtualization have ushered in a new era of processing power optimization and utilization, which has accelerated the roadmaps for multicore architectures and changed the paradigm from a clock frequency discussion of the past to a new discussion about number of cores and core optimization.”
About the TILE-Gx Processor Family
The TILE-Gx family, fabricated in TSMC’s 40 nanometer process, operates at up to 1.5 GHz with power consumption ranging from 10 to 55 watts. Like the TILE and TILEPro™ processors, the TILE-Gx family incorporates many cores on a single chip together with integrated memory controllers and a rich set of I/O. However, the TILE-Gx device also brings together a number of new features to maximize application performance while offering the best performance-per-watt in the industry. Some of the technology highlights include:
- Next-generation 64-bit core: New three-issue 64-bit core with full virtual memory system. Each core includes 32KB L1 I-cache, 32KB L1 D-cache and 256KB L2 cache, with up to 26MB total L3 coherent cache across the device.
- Enhanced SIMD instruction extensions: Improved signal processing performance with a 4 MAC/cycle multiplier unit delivering up to 600 billion MACs per second, more than 12x the fastest commercial DSP.
- Integrated high-performance DDR3 memory controllers: Two or four 72-bit controllers running up to 2133 MHz speeds with ECC support. Up to 1TB total capacity and powerful memory striping modes for maximum utilization.
- Hardware acceleration engines: On-chip MiCA™ (Multistream iMesh Crypto Accelerator) system delivers up to 40Gbps encryption and 20Gbps full duplex compression processing, tightly coupled to the iMesh for extremely low latency and wire-speed small packet throughput. In addition, a high-performance true random number generator (RNG) and public key accelerator enable up to 50,000 RSA handshakes per second.
- Packet processing accelerator: mPIPE™ (multicore Programmable Intelligent Packet Engine) system provides wire-speed packet classification, load balancing and buffer management. This flexible, C-programmable engine delivers 80 Gbps and 120 million packets-per-second of throughput for packets with multiple layers of encapsulation.
Target Markets and Availability
The TILE-Gx processor family is ideal for a wide range of markets including enterprise networking, cloud computing, multimedia and wireless infrastructure, with the TILE-Gx16™ targeting more cost-sensitive applications and the TILE-Gx100 targeting performance applications.
The TILE-Gx36 processor will be sampling in Q4 of 2010 with the other processors rolling out in the following two quarters.
Tilera Sponsors EE Times Many-Core Virtual Conference
Join Tilera for the EE Times Many-Core virtual conference on Oct. 28, 2009 from 11 a.m. to 5 p.m. Eastern to hear panelists from Tilera and other companies speak about the impending shift to many-core. Tilera will be hosting a premier booth where it will provide further details on the TILE-Gx family and answer any questions you may have. Register at: http://www.eetimes.com/manycore/
About Tilera
Tilera® Corporation is the industry leader in highly scalable general purpose multicore processors for networking, wireless, and multimedia infrastructure applications. Tilera’s processors are based on its breakthrough iMesh™ architecture that scales to hundreds of RISC-based cores on a single chip. The distributed nature, of Tilera’s revolutionary architecture, and the standards-based tools, including ANSI C/C++ compiler, GNU tools and Eclipse IDE, deliver an unprecedented combination of performance, power efficiency and programming flexibility. Tilera was founded in October 2004, and is currently shipping two product families: TILE64™ processors and TILEPro™ and will ship its 3rd generation TILE-Gx processors in 2010. The company is headquartered in San Jose, Calif., with locations in Westborough, Mass., Shanghai, and Beijing.
|
Related News
- Tilera's TILE-Gx Processor Family Expands With a 9-Core Offering, Providing Unparalleled Integration and Performance at Under 10 Watts
- Tilera Integrates AuthenTec Embedded Security into New TILE-Gx Manycore Processor Family
- Tilera Leaps Forward with the Breakthrough TILE-Gx Family, Design Wins and Welcomes Back Co-Founder as CEO
- Magma Enables ZiiLABS to Double the Performance, Cut Power by Half on 100-Core ZMS-40 Processor
- MIPS Technologies’ Licenses Family of 32-Bit Processor Cores to Cirrus Logic
Breaking News
- JEDEC Publishes LPDDR5 CAMM2 Connector Performance Standard
- Alphawave Semi Selected for AI Innovation Research Grant from UK Government's Advanced Research + Invention Agency
- Weebit Nano continuing to make progress with potential customers and qualifying its technology Moving closer to finalisation of licensing agreements Q1 FY25 Quarterly Activities Report
- PiMCHIP Deploys Ceva Sensor Hub DSP in New Edge AI SoC
- Secure-IC obtains the first worldwide CAVP Certification of Post-Quantum Cryptography algorithms, tested by SERMA Safety & Security
Most Popular
- DENSO and U.S. Startup Quadric Sign Development License Agreement for AI Semiconductor (NPU)
- Xiphera and Crypto Quantique Announce Partnership for Quantum-Resilient Hardware Trust Engines
- Arm's power play will backfire
- Alchip Announces Successful 2nm Test Chip Tapeout
- Faraday Unveils HiSpeedKit™-HS Platform for High-speed Interface IP Verification in SoCs
E-mail This Article | Printer-Friendly Page |