Bluetooth low energy v5.4 Baseband Controller, Protocol Software Stack and Profiles IP
Xilinx Expands Portfolio for Meeting Critical High-Bandwidth and QoS Enterprise, Data Center, and Service Provider 100G System Needs
Xilinx acquires Modelware, leading provider of traffic management/packet processing solutions, and announces industry's first FPGA-based 100G traffic management reference design
LAS VEGAS, May 9, 2011 -- INTEROP --Xilinx, Inc. (Nasdaq: XLNX) today announced a major expansion of its communications portfolio to accelerate the industry's implementation of new packet processing, switching, and traffic management solutions for meeting the exponential growth in demand for high-bandwidth and feature-reach quality of service (QoS). The expansion includes the acquisition of Modelware, a leading provider of traffic management/packet processing silicon intellectual property (IP) cores and reference designs that simplify system development and enable greater differentiation for networking applications supporting 10G, 40G, 100G and beyond. Along with the expansion, Xilinx is introducing the industry's first Field Programmable Gate Array (FPGA)-based 100G traffic management reference design to help customers speed their evaluation and implementation of high bandwidth packet processing applications.
Interop 2011 IT Conference and Expo attendees can visit Xilinx at booth #1880 to see FPGA-based solutions for building next generation communications systems, including the 100G traffic management reference design using the Virtex®-6 HTX FPGA, implementation of Xilinx (former Modelware) traffic management/packet processing IP solutions, and demonstration of the Kintex(TM)-7 family, the industry's first 28nm FPGA to begin shipping to customers.
"By delivering a highly integrated solution encompassing packet processing/traffic management and an array of connectivity IP cores, together with their reference design, Xilinx is addressing the critical time to market and total cost of ownership requirements of equipment makers gearing up for the high bandwidth-granular services roll-outs underway by service providers, enterprise and data center operators," said Matthias Machowinski of Infonetics Research.
The growth in the number of new computer, tablet, smart phone and other web-connected device users, combined with the large number of applications spanning across multiple devices run concurrently by each user, is not only driving demand for higher bandwidth, but a higher number of flows that need to be controlled through the enterprise, data centers and service provider networks as well. Meanwhile, users are expecting and demanding maximum performance and better quality of experience from each of their applications. In a recent report, Infonetics Research predicts explosive growth in the number of high bandwidth ports reaching 75 percent of total port shipments by 2015. Specifically, 40G and 100G port shipments will grow from a fraction of a percent to 25 percent of overall ports deployed*. Simultaneously, the drive for highly granular services provisioning and billing by service providers has been put forth across multiple networking markets.
"By augmenting FPGAs that are already fine-tuned for high-bandwidth communications technology with Modelware's traffic management/packet processing portfolio, Xilinx will be extending and accelerating its ability to deliver the benefits of industry-leading programmable platforms to our large base of wired communications customers," said Krishna Rangasayee Corporate Vice President & General Manager, Xilinx Communications Business Unit. "Essentially, we are providing customers with a one stop shop that can help them address high bandwidth challenges, million-connection-network needs, and enable system capabilities that satisfy evolving demands for Quality of Service."
The Modelware acquisition strengthens Xilinx's ability to deliver FPGA-optimized packet processing, switching, and traffic management solutions that address very granular (trending to 1+ million queues) per-flow bandwidth provisioning as well as scalable high-bandwidth traffic aggregation capabilities (20G to 100G and beyond) across the service provider, enterprise networking and data center markets. Today, Modelware has the only FPGA-based IP capable of scaling to up to 100G + and running traffic rates at 150 million packets-per-second with 64B packet size on a single FPGA.
Traditionally, ASSP and network processor vendors have addressed the communications industry's challenges by either overbuilding their silicon with multiple sets of features, or adding post deployment software upgrade services, which in either case can lead to hidden costs. Over the past two to three years, service providers and system operators have been looking for "hitless" in-system upgrades and OEM vendors have turned to programmable logic to build systems that can scale, be flexible, field upgradable, customized to specific needs and offer lower total cost of ownership.
Modelware's solutions consists of very scalable, highly optimized IP cores purposefully tuned for Xilinx® FPGAs and deployed across the spectrum of packet processing, switching, and traffic management systems. Today, customers can build 100G traffic management systems based around the Virtex-6 HXT FPGAs now in production, which offer industry-leading serial bandwidth through a combination of 6.6 Gbps GTX transceivers and 11.18 Gbps GTH transceivers. As system architects look in their next generation systems to reach higher bandwidth - as well as expand the number of hierarchies, increase the number of flows and relevant per-flow policing, marking and shaping controls, on top of expanding the total number of high bandwidth ports - Xilinx's unified FPGA architecture offers a wider range of choices via migration to its 28nm 7-series FPGA families. Kintex-7 and Virtex-7 FPGAs support a wide array of memory controllers and high memory bandwidth to address the most demanding packet processing and traffic management configurations. Enabling the highest port density of any FPGA in its class, the Kintex-7 FPGA family supports up to 32, 12.5 Gbps transceivers while the Virtex-7 HT FPGA family offers up to 72, 13.1 Gbps , in combination with up to 16 , 28 Gbps transceivers.
The Modelware technology also encompasses several legacy cores such as HDLC, ATM, PWE3, which Xilinx will continue to use in order to support legacy installations such as the mobile backhaul space, and help customers with maintaining existing deployments and offer an easy migration path from TDM to all-IP solutions without a need for new hardware.
About Xilinx
Xilinx is the worldwide leader in complete programmable logic solutions. For more information, visit www.xilinx.com/.
*1G/10G/40G/100G Networking Ports Market Size and Forecast Report (April 14, 2011)
|
Xilinx, Inc. Hot IP
Related News
- Xilinx Delivers the Industry's Most Flexible and Comprehensive Ethernet Portfolio for Data Center Interconnect, Service Provider and Enterprise Applications
- Xilinx Announces Availability of 100G RS-FEC IP for Data Center, Service Provider, and Enterprise Applications
- Cadence Delivers 13 New VIP and Expands System VIP Portfolio to Accelerate Automotive, Hyperscale Data Center and Mobile SoC Verification
- Xilinx Expands 20 nm Kintex UltraScale Portfolio for the Most Demanding Data Center Acceleration, Video and Signal Processing Applications
- Cadence Accelerates Industrial, Automotive, Hyperscale Data Center, and Mobile SoC Verification with Expanded VIP and System VIP Portfolio
Breaking News
- HPC customer engages Sondrel for high end chip design
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- TSMC drives A16, 3D process technology
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- TSMC drives A16, 3D process technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
E-mail This Article | Printer-Friendly Page |