Cadence Expands Proven Ethernet IP Offering With 40/100 Gigabit Ethernet Solution
Accelerates Deployment of SoCs Based on Ultra High-Speed Ethernet Standard
SAN JOSE, CA, Feb 21, 2012 -- Ethernet Technology Summit, Booth #306 -- Cadence Design Systems, Inc., a leader in global electronic design innovation, today announced 40/100 Gigabit Ethernet (GbE) media access controller (MAC) and physical coding sub-layer (PCS) IP cores that enable the rapid deployment of SoCs for networking and high-performance computing. With more than 50 tape-outs of Ethernet designs spanning from 1 GbE up to 40 GbE, Cadence offers both the design IP and integration support required to ensure silicon success. Cadence's Ethernet solutions include unique capabilities in verification IP (VIP), emulation, virtual prototyping and silicon-package-board co-design.
"For over a decade, Cadence has worked with the industry's largest semiconductor companies to design leading Ethernet SoCs for networking and high-performance computing applications, while also helping drive the development of Ethernet standards," said Vishal Kapoor, vice president, product marketing, SoC Realization at Cadence. "As large scale data centers begin their transition to 40/100 GbE over the next three years, we want to empower our customers with the tools they need to take advantage of the anticipated rapid growth in the ultra high-speed Gigabit Ethernet market."
The Dell'Oro Group forecasts robust growth in 40 Gigabit Ethernet and 100 Gigabit Ethernet with the market for these combined technologies expected to exceed $3B by 2016.
The Cadence 40/100 GbE MAC and PCS IP cores support the latest version of the IEEE 802.3ba-2010 Ethernet specification and sub-specifications including Energy Efficient Ethernet for power savings during idle time. The IP includes a host of configurable features such as Ethernet address match logic and frame- and priority-based flow control mechanisms for application-based customization of traffic control. In addition, a programmable inter-frame gap feature enables precise packet flow control to avoid equipment overload. Finally, the IP provides comprehensive monitoring features including error/status word for each frame that is transmitted and received; remote monitoring (RMON) and management information base (MIB) support. The 40/100 GbE MAC IP supports Gigabit media independent interfaces (XLGMII and CGMII) for connection to the attached PHY layer device, whereas the 40/100 GbE PCS IP supports integration with four/ten 10 Gigabit SerDes.
Availability
The design IP, including MAC and PCS, as well VIP, emulation and virtual prototyping support, are available immediately.
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com .
|
Cadence Hot IP
Related News
- GbE (10/100/1000Base-T) PHY IP Cores with matching 1G Ethernet MAC, PCS and TSN MAC Controller IP Cores for all your high-speed Ethernet Networking applications is available for immediate licensing
- 10/100/1000 Gigabit Ethernet PHY IP Cores including MAC Controller is available for immediate licensing for your advanced SOC to drive Data faster and farther
- Arasan Chip Systems further expands its Ethernet portfolio by adding AVB (Audio Video Bridging)
- Cadence Expands Proven NAND Flash Design IP Offering With ONFI 3 PHY and Controller
- MoSys and Sarance Partner to Deliver Complete 40 Gigabit and 100 Gigabit Ethernet and Interlaken Solutions
Breaking News
- Jury is out in the Arm vs Qualcomm trial
- Ceva Seeks To Exploit Synergies in Portfolio with Nano NPU
- Synopsys Responds to U.K. Competition and Markets Authority's Phase 1 Announcement Regarding Ansys Acquisition
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
- RaiderChip Hardware NPU adds Falcon-3 LLM to its supported AI models
Most Popular
E-mail This Article | Printer-Friendly Page |