SignatureIP launches its new iNoCulator NoC configuration tool with a free trial offer
Intelligent NoC configuration tool is the fastest on the market
MILPITAS, CALIFORNIA, UNITED STATES, February 2, 2024 -- SignatureIP, the pioneer of next generation NoC tools, has launched its new iNoCulator™ NoC configuration tool with a free trial period of two weeks for customers. The NoC (Network on Chip) is the backbone of a chip that provides the interconnect infrastructure between the key processing elements. SignatureIP’s new tool enables users to rapidly find the optimal NoC configuration to reduce costs and speed up time to market, and the company believes that it is the fastest on the market due to innovative and intelligent algorithms.
Purna Mohanty, SignatureIP’s CEO, explained, “This try before you buy offer will enable engineers to see for themselves just how easy it is to design a NoC with our tool and hence our tagline of NoC in a SNAP™. Our whole philosophy is to empower the engineer to quickly experiment with different configurations of the SoC architecture and then simulate them in real time to measure throughput and latency so that they can optimise the design at the top level. Thus, the System Architect sets the target Power, Performance, Areas and Timings into iNoCulator, and it creates possible topologies that can be easily and quickly tweaked to find the optimal solution. It really is a case of tell the tool what you want, and it does all the hard routine work that used to take skilled engineers a long time.”
In addition to the ‘Try Before You Buy’ offer, customers can then take a subscription license on an annual basis that can be used for the interactive architectural exploration of any number of designs. It provides full access to all aspects of the tool and enables downloading the RTL of the final design for a fee per design download. At all stages, and especially during the initial trial, SignatureIP provides extensive support to help customers understand the full range of available features that enables the creation of an optimised NoC.
iNoCulator enables interactive whiteboard editing of the NoC topology through connection of initiators, routers and endpoints, and easy configuration. It supports on-the-fly instant simulation of bandwidth and latency, and estimation of power and area. iNoCulator provides pushbutton RTL generation with targets to an SoC design flow or to an FPGA emulation flow.
The iNoCulator EDA tool is processor agnostic so that it can be used with, for example, Arm® or RISC-V processors and can connect many other on-chip IP blocks such as PCIe, CXL, and AI acceleration. This capability enables designers to create complex, high-performance heterogeneous SoCs that can support a wide range of applications, from data center acceleration to edge AI devices.
Intelligence built in
A key part of the ease of use is that SignatureIP has built in intelligent algorithms to automate and speed up many of the processes involved in scenario building that would have otherwise required manual configuration.
“This enables the tool to automatically try many different NoC layouts to find the ones that best suit to parameters set at the start,” added Mohanty. “This not only speeds up what used to be a complex and slow process with a lot of human inputs to optimise, resulting in a faster time to market and revenue, but also reduces risk. We believe that this makes iNoCulator the fastest NoC configuration tool on the market at the moment.”
Technical details
Supports non-coherent NoCs and can be configured as ring, mesh, concentrated mesh or torus topologies. It also has support for popular interface protocols (AXI, AHB, APB, SRAM) and multiple bus widths. The multiple clocking schemes include GALS, and the power control has power island generation and UPF output. It creates a layered, scalable physically-aware network.
For more information about SignatureIP products and for a free trial, please visit https://www.signatureip.ai/
Signature IP Corporation:
SignatureIP™ is the pioneer of next generation NoC tools with its innovative iNoCulator™ configuration tool. It was founded in 2021 to develop advanced Network-on-Chip (NoC) solutions that form the basis for a full platform for SoC design. SignatureIP features 120+ person-years of engineering leadership in interconnect, networking, data center, storage and connectivity IP, from specification to production. SignatureIP’s team has an extensive engineering expertise in interconnects, interfaces, bus protocols, CPUs and AI processing. The company is based in Milpitas, California, USA. For more information, please visit https://www.signatureip.ai/
|
Signature IP Corporation Hot IP
Related News
- SignatureIP Makes Network-on-Chip (NoC) Design Widely Accessible with Cloud-Based iNoCulator™ Platform
- SignatureIP Networks-on-Chips (NoCs) to Accelerate RISC-V Designs
- Introducing Signature IP Corporation - Providing a Configurable And Flexible Platform for SoC Development
- Giga Scale IC Launches ChipEstimate.com, Offers Electronic Designers Free Chip Estimation Tool - InCyte uses IP from MOSAID, Virtual Silicon and others
- Radiation-Tolerant PolarFire® SoC FPGAs Offer Low Power, Zero Configuration Upsets, RISC-V Architecture for Space Applications
Breaking News
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers
- Blueshift Memory launches BlueFive processor, accelerating computation by up to 50 times and saving up to 65% energy
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Cadence Unveils Arm-Based System Chiplet
Most Popular
- Cadence Unveils Arm-Based System Chiplet
- CXL Fabless Startup Panmnesia Secures Over $60M in Series A Funding, Aiming to Lead the CXL Switch Silicon Chip and CXL IP
- Esperanto Technologies and NEC Cooperate on Initiative to Advance Next Generation RISC-V Chips and Software Solutions for HPC
- Eliyan Ports Industry's Highest Performing PHY to Samsung Foundry SF4X Process Node, Achieving up to 40 Gbps Bandwidth at Unprecedented Power Levels with UCIe-Compliant Chiplet Interconnect Technology
- Arteris Selected by GigaDevice for Development in Next-Generation Automotive SoC With Enhanced FuSa Standards
E-mail This Article | Printer-Friendly Page |