Linear Regulator, Low-noise optimized for sensitive application such as RF or PLL blocks
View Linear Regulator, Low-noise optimized for sensitive application such as RF or PLL blocks full description to...
- see the entire Linear Regulator, Low-noise optimized for sensitive application such as RF or PLL blocks datasheet
- get in contact with Linear Regulator, Low-noise optimized for sensitive application such as RF or PLL blocks Supplier
Block Diagram of the Linear Regulator, Low-noise optimized for sensitive application such as RF or PLL blocks
LDO IP
- LDO Voltage Regulator, 30 mA, Adjustable 0.45 V to 0.9 V Output
- LDO Voltage Regulator, 250 mA, Adjustable 0.45 V to 0.9 V Output
- Analog Front End: 16x 12-bit 200 MSPS ADCs, 14x Voltage DACs, 4x 250 MSPS DACs, 4x TVM, LDO
- Analog Front End: 2x 12-bit 4 GSPS IQ ADCs, 2x 12-bit 8GSPS IQ DACs, bandgap, temp sensor, PLL, 4 x LDO
- LDO Linear Voltage Regulator
- Ultra-low quiescent LDO voltage regulator in TSMC 22ULL