TSMC 5nm (N5) 1.2V/1.8V/2.5V GPIO Libraries, multiple metalstacks
Sensor Interface Subsystem
The components within the subsystem can be customized to suit a variety of applications. This includes selecting the number of agileADC, agileDAC, and agileCMP_LP blocks, as well as their bit depth and sample rate. This allows the agileSensorIF subsystem to be perfectly tailored to your exact needs and use case.
Status monitors provide real-time feedback on the current state of the subsystem, ensuring optimal system performance.
The monitoring of process, voltage and temperature variations are critical to optimize power and performance for modern SoCs/ASICs, especially for advanced node and FinFET processes.
Agile Analog designs are based on tried and tested architectures to ensure reliability and functionality. Our design methodology is programmatic, systematic and repeatable leading to analog IP that is more verifiable, more robust and more reliable. Our methodology also allows us to quickly re-target our IP to different process options. We support all the major foundries including TSMC, GlobalFoundries, Samsung Foundry, Intel, and SMIC as well as other IC foundries and manufacturers. Please contact Agile Analog for further information.
View Sensor Interface Subsystem full description to...
- see the entire Sensor Interface Subsystem datasheet
- get in contact with Sensor Interface Subsystem Supplier
Block Diagram of the Sensor Interface Subsystem IP Core
Sensor Interface Subsystem IP
- PVT Sensor Subsystem
- Temperature Sensor with Digital Output (High accuracy thermal sensing for reliability and optimisation), TSMC N7
- Securyzr™ neo Core Platform - One core, multiple products
- Temperature Sensor Deep NWELL, TSMC N5
- Temperature Sensor Non-Deep NWELL, TSMC N5
- Distributed Thermal Sensor (DTS) Deep NWELL, TSMC N5