1.8V/3.3V I2C 5V Failsafe Failtolerant Automotive Grade 1 in GF (12nm)
SMIC 55nm LL LPDDR interface for DRAM application
Features
- LPDDR interface for DRAM application;
- SMIC 55nm Logic Low Leakage 1P10M Salicide 1.2V/1.8V/2.5V Process;
- Cell Size (Width * height) 35um * 174um with DUP stagger bonding pads;
- Work voltage: 1.8V;
- Programmable drive-strength, Schmitt?trigger?enable input,optional pullup,pulldown resistor; support data rate up to 400Mbps;
- Suitable for 7, 8, 9 and 10 layers application ;
View SMIC 55nm LL LPDDR interface for DRAM application full description to...
- see the entire SMIC 55nm LL LPDDR interface for DRAM application datasheet
- get in contact with SMIC 55nm LL LPDDR interface for DRAM application Supplier