Aeonic Generate Digital PLL for multi-instance, core logic clocking
TSMC CL013LV 130nm DDR DLL - 66MHz-330MHz
TCI can configure this block to have almost any number of slaves (which delay the arbitrary signals) with a single master section (which establishes the time base) to minimize area and power. The slave delays can be independently set to precise values or dynamically adjusted after determining the boundaries of a data eye. The DDR DLL has excellent linearity and very high resolution.
TCI can also configure this block to output multi-phase clocks directly from the reference clock.
View TSMC CL013LV 130nm DDR DLL - 66MHz-330MHz full description to...
- see the entire TSMC CL013LV 130nm DDR DLL - 66MHz-330MHz datasheet
- get in contact with TSMC CL013LV 130nm DDR DLL - 66MHz-330MHz Supplier