SMIC 0.13umLL 1P3M High-Density Synchronous Single-Port SRAM compiler
The compiler supports a comprehensive range of words and bits. While satisfying speed and power requirements, it has been optimized for area efficiency.
SMIC 0.13μmLL 1P3M High-Density Synchronous Single-Port SRAM compiler uses three layers within the blocks and supports metal 3 as the top metal. Dummy bit cells are designed in with the intention to enhance reliability.
View VeriSilicon SMIC 0.13umLL 1P3M High-Density Synchronous Single-Port SRAM compiler, Memory Array Range:128 to 512K Bits full description to...
- see the entire VeriSilicon SMIC 0.13umLL 1P3M High-Density Synchronous Single-Port SRAM compiler, Memory Array Range:128 to 512K Bits datasheet
- get in contact with VeriSilicon SMIC 0.13umLL 1P3M High-Density Synchronous Single-Port SRAM compiler, Memory Array Range:128 to 512K Bits Supplier