Scalable UHD H.264 Encoder - Ultra-High Throughput, Full Motion Estimation engine
HDMI 2.1/DisplayPort 2.1 TX PHY in TSMC (N3E, N3P)
High-Performance AES-GCM/CTR IP
Controllers for CCIX 25G supporting Endpoint, Root Complex, Switch Port, and Dual Mode applications targeting automotive
GUC Joins Arm Total Design Ecosystem to Strengthen ASIC Design Services
QuickLogic Announces $6.575 Million Contract Award for its Strategic Radiation Hardened Program
Arm loses out in Qualcomm court case, wants a re-trial
Quantum Readiness Considerations for Suppliers and Manufacturers
A Rad Hard ASIC Design Approach: Triple Modular Redundancy (TMR)
The Ideal Crypto Coprocessor with Root of Trust to Support Customer Complete Full Chip Evaluation: PUFcc gained SESIP and PSA Certified™ Level 3 RoT Component Certification
From Concept to Reality: Understanding the Cadence Analog IC Design Flow
Enhancing IoT System Performance with Smart Memory Partitioning
Enabling Massive AI Clusters with the Industry's First Ultra Ethernet and UALink IP Solutions
© 2024 Design And Reuse
All Rights Reserved.
No portion of this site may be copied, retransmitted, reposted, duplicated or otherwise used without the express written permission of Design And Reuse.
Suppliers, list your IPs for free.