PCIe 2.0 PHY in SMIC (40nm, 28nm)
LVDS IO handling data rate up to 50Mbps with maximum loading 60pF
NVM Anti-Fuse OTP NeoFuse in Samsung (130nm, 28nm)
TSMC 7nm (7FF) 3.3V GPIO
ULYSS1, Microcontroller (MCU) for Automotive market, designed by Cortus is available
Secure-IC obtains the first worldwide CAVP Certification of Post-Quantum Cryptography algorithms, tested by SERMA Safety & Security
Xiphera and Crypto Quantique Announce Partnership for Quantum-Resilient Hardware Trust Engines
CANsec: Security for the Third Generation of the CAN Bus
Accelerating SoC Evolution With NoC Innovations Using NoC Tiling for AI and Machine Learning
A new era for embedded memory
Flash Forward: MRAM and RRAM Bring Embedded Memory and Applications into the Future
Hardware-Assisted Verification: Unlocking the Future of Chip and System Design
Ensuring Quality and Providing Exceptional Support for IP Cores at Chip Interfaces
© 2024 Design And Reuse
All Rights Reserved.
No portion of this site may be copied, retransmitted, reposted, duplicated or otherwise used without the express written permission of Design And Reuse.
Suppliers, list your IPs for free.