High Performance 64-bit RISC-V Multi-Core Application Processor
IO 1.8V LVDS in GF (22nm)
ARC-V RHX-100 dual-issue, 32-bit single-core RISC-V processor for real-time applications
Inline Memory Encryption (IME) Security Module for DDR/LPDDR
Ceva Collaborates with Arm and SynaXG to Redefine Energy Efficient 5G NR Processing for Sustainable LEO Satellites and 5G-Advanced Wireless Infrastructure
Semidynamics' Aliado SDK Accelerates AI Development for RISC-V with Seamless ONNX Integration
Ceva and Sharp Collaborate on "Beyond 5G" IoT Terminals
How the Ability to Manage Register Specifications Helps You Create More Competitive Products
Why RISC-V is a viable option for safety-critical applications
Dimensioning in 3D space: Object Volumetric Measurement by Leveraging Depth Camera-based Reconstruction on NVIDIA Edge devices
Guarding against the threat of clock attacks with analog IP
Three Key Benefits of ASIC Design and Turnkey Service
Introducing Cortex-A320: Ultra-efficient Armv9 CPU Optimized for IoT
© 2024 Design And Reuse
All Rights Reserved.
No portion of this site may be copied, retransmitted, reposted, duplicated or otherwise used without the express written permission of Design And Reuse.
Suppliers, list your IPs for free.